Subject:   project preference
From:   lava@cse.iitd.ernet.in
Date:   Wed, April 5, 2006 1:17 pm
To:   asahu@desh.cse.iitd.ernet.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


Sir,
This is my preference for the project


1. Project no. 11- Fonding optimal ----- DSP applications.
2. No. # Simulation of Queuing Model =-------------------- queue size.
3. no. cache coherence protocol no. 2.

regards
Lava Bhargava



Subject:   ALS project.
From:   "Puneet Arora" <parora@cadence.com>
Date:   Wed, April 5, 2006 1:38 pm
To:   "Aryabartta Sahu" <asahu@cse.iitd.ernet.in>
Priority:   Normal
Options:   View Full Header |  View Printable Version


Hi Arya,

Please find our choice of projects in decreasing order of priority:

1. Project no 1. Cache coherence protocol simulation I(Berkley vs
invalidate)
2. Project no 7 Simulation of diff. bus arbitration policy (assign3)
3. Project no 8 Implementation of multiple request generator in
shared I&D cache (assign3).

Thanks,
Puneet 2004JVL2431
Rajiv 2004JVL2430

Subject:   CSL718: ALS - project preference!
From:   "Kunal Kalra" <mcs052946@cse.iitd.ernet.in>
Date:   Wed, April 5, 2006 1:50 pm
To:   asahu@desh.cse.iitd.ernet.in
Cc:   mcs052942@desh.cse.iitd.ernet.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


Hello Sahu sir,

 Our preferences are: (top->bottom)

 1. (10) Instruction encoding in VLIW using VIES (vliw instr encoding scheme)
 2. (04) Multiprocessor interconnection protocol(Tree, MESH, Hypercube)
 3. (01) Cache coherence protocol simulation I(Berkley vs invalidate)

Thanks and regards,
 Kunal Kalra (2005mcs2946) Abhishek Aggarwal (2005mcs2942)

Subject:   Choice of project..
From:   mcs052963@cse.iitd.ernet.in
Date:   Wed, April 5, 2006 4:32 pm
To:   "Aryabartta Sahu" <asahu@cse.iitd.ernet.in>
Priority:   Normal
Options:   View Full Header |  View Printable Version


Sir, Please accept our choices in order of preference for the project

First Pref: 3 (Simulation of Queuing Model for finding queue size for p% rejection and finding p% rejection for fixed queue size.) Second Pref: 4 ( Multiprocessor interconnection protocol(Tree, MESH, Hypercube))
Third Pref: 7 (Simulation of diff. bus arbitration policy )

-- Murtaza J Masalawala and Siddharth Srinivasan Mtech '05 Batch Dept. of Computer Science and Engineering IIT Delhi



Subject:   Selection of Project
From:   "Kiran" <mcs052959@cse.iitd.ernet.in>
Date:   Wed, April 5, 2006 4:46 pm
To:   "Aryabartta Sahu" <asahu@cse.iitd.ernet.in>
Cc:   "Ganesh Viswanath Sambhu" <mcs052966@cse.iitd.ernet.in>
Priority:   Normal
Options:   View Full Header |  View Printable Version


Sir

Kindly Allocate one of these two projects for our group.

12. Design of VLIW processor using BlockSim(Fetch Mechanism)
6 Loop Unrolling + PCA using ArchOpt tool (assign 2)

2005MCS2959 Kiran C
2005MCS2966 Ganesh VS

--
Kiran C
2005MCS2959
M.Tech Computer Science & Engineering - 2nd Semester
IIT Delhi



Subject:   project preference
From:   "Pratibha Rana" <pratibha238@gmail.com>
Date:   Wed, April 5, 2006 6:57 pm
To:   asahu@cse.iitd.ac.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


project preference
1. 7--Simulation of diff. bus arbitration policy (assign3)
2. 9.Integration of new cache simulator with dinero & cacti(assign 3).
3. 8.Implementation of multiple request generator in shared I&D cache (assign3).

project partners are Shaveta and Pratibha --

Subject:   project choices
From:   "anand" <jvl052478@cse.iitd.ernet.in>
Date:   Wed, April 5, 2006 9:07 pm
To:   asahu@cse.iitd.ac.in
Priority:   High
Options:   View Full Header |  View Printable Version


choices are (in decreasing order of priority):
1. Finding optimal design parameters of VLIW processor for DSP applications) (project number 11)
2. Simulation of Queuing Model for finding queue size for p% rejection and finding p% rejection for fixed queue size
(project no 3)
3. Simulation of diff. bus arbitration policy (assign3) (project no 7)

Project Partners:
Anandji Nigam (2005JVL2478)
Sunil Kumar (2005JVL2477) Anand Nigam
Mtech VDTT IIT delhi


Subject:   Selection of Project
From:   "Rajbhan Singh bhadoria" <mcs052958@cse.iitd.ac.in>
Date:   Wed, April 5, 2006 9:08 pm
To:   asahu@desh.cse.iitd.ernet.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


Sir

Kindly Allocate one of these two projects for our group.

12. Design of VLIW processor using BlockSim(Fetch Mechanism)
6 Loop Unrolling + PCA using ArchOpt tool (assign 2)

manish kothawade
Rajbhan Singh Bhadoria
Computer Science and Engineering
IIT Delhi
Subject:   Re: CSL718: Course Project
From:   "Apurva Kumar" <kapurva@in.ibm.com>
Date:   Wed, April 5, 2006 11:29 pm
To:   "Aryabartta Sahu" <asahu@cse.iitd.ac.in>
Priority:   Normal
Options:   View Full Header |  View Printable Version




Hi Aryabartta,

My choices for the course project in decreasing order of preference are:

3 Implementation of multiple request generator in shared I&D cache
(assign3).

9 Integration of new cache simulator with dinero & cacti(assign 3).

1 Cache coherence protocol simulation I(Berkley vs invalidate)

Thanks,
Apurva

-----

Apurva Kumar,
Research Staff Member,
IBM India Research Lab
Phone: +91-11-51292143
Fax: +91-11-26861555

Subject:   als project
From:   "Surendra Kumar Tomar" <mcs053176@cse.iitd.ac.in>
Date:   Wed, April 5, 2006 11:47 pm
To:   asahu@desh.cse.iitd.ernet.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


hi sir ,
this is my preferences from top to bottom, i m only one in my group, so please if u can specify option 11 (case study) then it will be better.

 1- option 11 finding optimal---DSP applications
 2- option 3 Simulation of Queueing --------size
  3- option 7 Simulation of arbitration policy

--With regards-- Surendra Kumar Tomar
M.Tech.(Ist year) Dept. of Computer Science & Engg.
I.I.T. Delhi


Subject:   Regarding Selection of ALS Project
From:   "nitya  prakash" <nityaprakash1010@rediffmail.com>
Date:   Thu, April 6, 2006 1:45 am
To:   asahu@cse.iitd.ernet.in
Cc:   "mcs052953" <mcs052953@cse.iitd.ac.in>
Priority:   Normal
Options:   View Full Header |  View Printable Version


  
Our preferences (in order) for project are:

7.) Simulation of different bus arbitration policy (assign 3)

3.)Simulation of queuing model for finding queue size for p% rejection

11.)Finding optimal parameter of VLIW processor for DSP application

Regards,

Amarinder Singh Randhawa(2005MCS2957)
&
Nitya Prakash(2005MCS2953)
Subject:   Project Preferences
From:   "Kavita Pabreja" <kavita_pabreja@rediffmail.com>
Date:   Thu, April 6, 2006 12:29 pm
To:   asahu@cse.iitd.ac.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


Hello Sahu Sir,
My preferences for project are mentioned below:-
1. Simulation of different bus arbitration policies.
2. Finding optimal design parameters of VLIW processor
3. Implementation of multiple request generator in shared I and D cache.

Thanks a lot, Kavita Pabreja



Subject:   ALS Course Project Options
From:   "rajesh br" <brrajeshin@yahoo.co.in>
Date:   Thu, April 6, 2006 2:57 pm
To:   asahu@cse.iitd.ernet.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


Sir, Following are my preferences for ALS Course project. Preference
 Title ======================================================
1 7. Simulation of diff. Bus arbitration policies
2 3. Simulation of Queuing model for finding Queue size
3 10. Instruction encoding in VLIW

Kindly do accept this request.
Thanks and Regards,
Rajesh - 2005MCS2954
Ashish - 2005MCS2109


Subject:   Project choice
From:   "awashseh kumar" <awashesh_kumar@yahoo.co.in>
Date:   Thu, April 6, 2006 5:27 pm
To:   asahu@cse.iitd.ac.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


My choices for the project are

Preference 1:
10 Instruction encoding in VLIW using VIES (vliw
instr encoding scheme)

Preference 2:
3 Simulation of Queuing Model for finding queue size
for p% rejection and finding p% rejection for fixed
queue size.

Preference 3:
7 Simulation of diff. bus arbitration policy (assign3)


With regards
Awashesh_kumar
2005jvl2464
Rahul Nagarajan
2005jvl2467


Subject:   ALS project preference
From:   "pralaypati ta" <pralaypati@yahoo.com>
Date:   Thu, April 6, 2006 6:19 pm
To:   asahu@cse.iitd.ac.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


Hi,

My project preferences are:

1. Integration of new cache simulator with dinero & cacti(assign 3).
2. Cache coherence protocol simulation I(Berkley vs invalidate)
3. Cache coherence protocol simulation II(Illinois vs Berkley)

-Pralaypati


Subject:   project preferences
From:   jvl052027@cse.iitd.ernet.in
Date:   Thu, April 6, 2006 6:58 pm
To:   asahu@desh.cse.iitd.ernet.in
Cc:   jvl052027@desh.cse.iitd.ernet.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


sir,

following are 3 project preferences

1) simulation of different Bus arbitration policies
2) Cache coherence protocol simulation I(Berkley vs invalidate)
3) Cache coherence protocol simulation II(Illinois vs Berkley)

regards,
Rakesh Santosh


Subject:   Project Preferences
From:   jvl052463@cse.iitd.ernet.in
Date:   Thu, April 6, 2006 7:50 pm
To:   asahu@desh.cse.iitd.ernet.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


Hello Sir,
These are the preferences of our project in decreasing
preference order.

Option 1:- Proj No.11(Optimal design parameters of VLIW processor
for DSP applications.
Option 2:- Proj No.9 (Integration of new cache simulator with
dinero &cacti)
Option 3:- Proj No.6 (Loop Unrolling + PCA using Archopt tool)

Option 4:- Proj No.10 (Instruction Encoding in VLIW using VIES)

Bye,
K.Rakesh Kumar(2005JVL2463)
Tushar Ajit Khadtare(2005JVL2476)

Subject:   Project Preference
From:   "Rahul Malik" <csd02442@cse.iitd.ernet.in>
Date:   Thu, April 6, 2006 8:12 pm
To:   "Aryabartta Sahu" <asahu@cse.iitd.ernet.in>
Priority:   Normal
Options:   View Full Header |  View Printable Version


Hi,

My preference list is:

a) 2. Cache coherence protocol simulation II(Illinois vs Berkley)
b) 1. Cache coherence protocol simulation I(Berkley vs invalidate)
c) 8. Implementation of multiple request generator in shared I&D
cache (assign3).

Thanks,
Rahul Malik
2002442
Group-1

Subject:   ALS csl718 project
From:   "Rajbahadur" <rajbahadur@gmail.com>
Date:   Thu, April 6, 2006 10:20 pm
To:   asahu@cse.iitd.ac.in
Priority:   Normal
Options:   View Full Header |  View Printable Version


Sir,

List of preference for ALS Project
1.*Simulation of Queuing Model for finding queue size for p% rejection and
finding p% rejection for fixed queue size*
**
2.*Simulation intelligent multi-banking memory service *

3.*Multiprocessor interconnection protocol(Tree, MESH, Hypercube)*




reagrds
rajbahadur
2000129/csu00129


From:   mcs052944@cse.iitd.ernet.in
Date:   Fri, April 7, 2006 4:59 pm
To:   asahu@cse.iitd.ac.in
Priority:   High
Options:   View Full Header |  View Printable Version


Hello Sir, Here are my project preferences

1. Loop Unrolling & PCA
2. Bus Arbitration Policy

Thanks a lot,
Monika